15.4 A 20-to-1000MHz ±14ps peak-to-peak jitter reconfigurable multi-output all-digital clock generator using open-loop fractional dividers in 65nm CMOS | IEEE Conference Publication | IEEE Xplore
翻译:
查看mercari原页面
收藏该商品
立即下单