

## High density microelectronics package using low temperature cofirable ceramics

Shen-Li Fu, Chi-Shiung Hsi, Lih-Shan Chen and Wen-Kuan Lin

Kaohsiung Polytechnic Institute Ta-Hsu, Kaohsiung, Taiwan, R.O.C.

Low Temperature Cofired Ceramics (LTCC) is a relative new thick film process and has many engineering and manufacturing advantages over both the sequential thick film process and high temperature cofired ceramic modules. Because of low firing temperature, low sheet resistance metal conductors, commercial thick film resistors, and thick film capacitors can be buried in or printed on the substrates. A 3-D multilayer ceramic substrate can be prepared via laminating and co-firing process. The packing density of the LTCC substrates can be increased by this 3-D packing technology.

At Kaohsiung Polytechnic Institute (KPI), a LTCC substrate system has been developed for high density packaging applications, which had buried surface capacitors and resistors. The developed cordierite-glass ceramic substrate, which has similar thermal expansion as silicon chip, is a promising material for microelectronic packaging. When the substrates were sintered at temperatures between 850~900 °C, a relative density higher than 96% can be obtained. The substrate had a dielectric constant between 5.5 and 6.5. Ruthenium-based resistor pastes were used for resistors purposes. The resistors fabricated in/on the LTCC substrates were strongly depended on the microstructures developed in the resistor films. Surface resistors were laser trimmed in order to obtain specific values for the resistors.

Material with composition  $Pb(Fe_{2/3}W_{1/3})_x(Fe_{1/2}Nb_{1/2})_yTi_2O_3$  was used as dielectric material of the capacitor in the substrate. The material can be sintered at temperatures between 850~930 °C, and has dielectric constant as high as 26000. After cofiring, good adhesion between dieelectric and substrate layers was obtained. Combing the buried resistors and capacitors together with the lamination of LTCC layer, a 3-dimensional multilayered ceramic package was fabricated.

## High Density Microelectronics Package Using Low Temperature Cofirable Ceramics

S. L. Fu, C. S. Hsi, L. S. Chen, W.-K. Lin and Y. L. Huang

Kaohsiung Polytechnic Institute Ta-Hsu, Kaohsiung, Taiwan, R.O.C.

3rd Workshop on Metal Ceramic Component Vienna, Austrian June, 1997



Comparison of Characteristic Difference of Multilayer Technology [Vitriol]

| M | ULTILAYRER THICK FILM                                                                                                                                                                                   | LTCC                                                                                                                                                                                                   | HTCC                                                                                                                                                                                 |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| • | Requires a mechanical<br>support base<br>Serial processing<br>6 prints per layer (3 dielectric,<br>2 via fill, 1 conductor)<br>60 sequential firing steps for<br>up to 10 layer<br>Must protect devices | <ul> <li>Monolithic structure</li> <li>Parallel processing</li> <li>2 prints per layer (1 via fill, 1 conductor)</li> <li>1 cofire step plus three postfire steps</li> <li>Hermetic package</li> </ul> |                                                                                                                                                                                      |
|   |                                                                                                                                                                                                         | <ul> <li>Fired at 850°C</li> <li>Use standard thick film<br/>conductors</li> <li>Fires in air</li> <li>Tailorable dielectrics</li> </ul>                                                               | <ul> <li>Fired at 1600°C</li> <li>Requires refractory metals</li> <li>Fires in hydrogen</li> <li>Long processing time to remove organics</li> <li>Uses alumina dielectric</li> </ul> |

KP







Advantages of the Low Temperature Cofirable Ceramics(LTCC):

1. easy to be laminated and to form multilayer structure,

2. small package area,

3. passive components can be buried in the substrates,

4. via hole can be as small as 0.1mm,

5. high heat dissipation,

6. thermal expansion matches with Si chips.



Researches Related to the Low Temperature Cofirable Ceramics at "KPI"

- 1. Thermal Placement -Circuit Routing, Thermal Management.
- Substrate Materials
   -Cordierite + Borosilicate Glass, Alumina Nitride + Borosilicate Glass.
- 3. Resistor Materials -Ruthium Based Resistor, Surface and Buried Resistors, Resistor Trimming.
- 4. Capactor materials
  -Low Temperature (<950°C) Firable Capacitor, Surface and Buried Capacitors.</li>
- 5. Conducting Materials -Metallization on the LTCC Substrates, Ball Grid Array.





Tape Casting Process for Cordiertie + Glass Green Tape

Kaohsiung Polytechnic Institute





BRAZING

Process Sequence for Low Temperature Cofirable Ceramic Substrate

——Kaohsiung Polytechnic Technique ——

197













1

.

——Kaohsiung Polytechnic Technique —

÷

|                         |                     | (000 2)             | ÷ |
|-------------------------|---------------------|---------------------|---|
|                         |                     |                     |   |
|                         | Quadrisection       | FFD                 |   |
| The lowest temperature  | 178.42°F (81.34°C)  | 136.56°F (58.09°C)  |   |
| The highest temperature | 331.36'F (166.31'C) | 238.46 F (114.70 C) |   |







Microstructure of LTCC Substrate. The Substrate was Fired at 850°C for 30 Minutes.

💳 Kaohsiung Polytechnic Institute 🗧





Microstructure of Via Hole through the LTCC Substrate.

Calcination of  $Pb(Fe_{2/3}W_{1/3})_x(Fe_{1/2}Nb_{1/2})_{0.9-x}Ti_{0.1}O_3$ 





Effect of sintering temperature on the dielectric constants of PFW<sub>x</sub>PFN<sub>0.9-x</sub>PT<sub>0.1</sub> relaxors ,the sintering time is 1 hour.





Microstructure of Buried Capacitor in the LTCC Substrate

Kaohsiung Polytechnic Institute





KP

Cross-section of Shoei  $1k\Omega$  Resistor printed of the Alumina Substrate. The Sample was Fired at 850°C for 30 Minutes.





Microstructure of Shoei 1k $\Omega$  resistor surface printed on the LTCC substrate. The sample was fired at 850°C for 30 minutes.

Kaohsiung Polytechnic Institute





Microstructure of Shoei 1K $\Omega$  Resistor Buried in the LTCC Substrate. The Substrate was Fired at 850°C for 30 Minutes.





Microstructure of Shoei  $1K\Omega$  Resistor Buried in the LTCC Substrate. The Substrate was Fired at 850°C for 240 Minutes.

Kaohsiung Polytechnic Institute





Resistance of Shoei  $1k\Omega$  resistor paste printed on and buried in the LTCC substrates. The Length of the resiltors were 10.2 mm.



Laser Trimmed of Shoei 10W Resistor Printed on LTCC Substrate

Kaohsiung Polytechnic Technique





Printed Green Tapes for 14-bit S/D Converter before Laminating





LTCC Substrate for 14-bit S/D Converter

Kaohsiung Polytechnic Institute





## 14-bit S/D Converter via LTCC Technique

## Summary

Ŝt - ...

- 1. Low temperature cofirable ceramic substrates with dielectric constant 5.5~6.5 were prepared by cordierite and glass materials.
- 2. A low temperature sinterable capacitor material with composition Pb(Fe<sub>2/3</sub>W<sub>1/3</sub>)<sub>x</sub>(Fe<sub>1/2</sub>Nb<sub>1/2</sub>)<sub>0.9-x</sub>Ti<sub>0.1</sub>O<sub>3</sub> was developed and applied to the LTCC substrates.
- 3. Commercial resistor materials were printed on and buried in the LTCC substrates.
- 4. A 14-bit S/D converter prepared via LTCC technique was



demonstrated.